|
Strict aliasing rules and __unaligned keyword
|
|
3
|
127
|
November 25, 2025
|
|
[[clang::minsize]] and [[gnu::cold]] give unexpected results on armv6m with -Os
|
|
0
|
72
|
September 18, 2025
|
|
[RFC] [Clang] [ARM32] Compiler Support for Skip Fault Mitigation
|
|
2
|
299
|
September 2, 2025
|
|
[RFC] Improved AArch32 FP arithmetic from Arm Optimized Routines
|
|
5
|
362
|
August 30, 2025
|
|
Clang and FDPIC on ARM?
|
|
7
|
267
|
August 27, 2025
|
|
Instrumenting code after register allocation for ARM backends
|
|
0
|
80
|
April 18, 2025
|
|
Senior Developer for Compilers and Static Analysis @ Samsung Research Poland
|
|
0
|
230
|
February 12, 2025
|
|
Adding function calls in Machine IR after Register Allocation
|
|
1
|
95
|
January 31, 2025
|
|
Clang-tidy tries to analyze an STM32 assembly file located in compile_commands.json
|
|
5
|
211
|
August 29, 2024
|
|
Clang + lld apparently can't find cross compile libraries
|
|
9
|
723
|
June 10, 2024
|
|
Custom libc++ for C++20 coroutines on bare metal embedded Arm
|
|
2
|
276
|
June 10, 2024
|
|
Setting -mcpu=cortex-a9 -mfpu=neon for ARM target does not make clang pick memcpy optimized for the co-processor
|
|
9
|
475
|
June 6, 2024
|
|
Cross-compilation from x86_64 to armv7 using Clang
|
|
1
|
290
|
April 8, 2024
|
|
Does clang support to generate GOT-based position indenpendent code with pic-register?
|
|
9
|
1914
|
March 24, 2024
|
|
[RFC]: Strengthen Relaxed Atomics Implementation behind `-mstrict-rlx-atomics` Flag
|
|
28
|
1989
|
December 22, 2023
|
|
Stack space allocation problem under different optimization levels of ARM
|
|
0
|
151
|
December 14, 2023
|
|
Bring features of fromelf of ARM to llvm-objcopy
|
|
13
|
856
|
November 28, 2023
|
|
SME in MLIR status (20/10/2023)
|
|
1
|
648
|
October 20, 2023
|
|
How to substitute `SP` register with `R7` in Cortex-M code generation?
|
|
4
|
369
|
October 6, 2023
|
|
[RFC] Creating a ArmSME Dialect
|
|
80
|
4393
|
June 9, 2023
|
|
How can I use the GCC sysroot for ARM when using Clang?
|
|
2
|
1096
|
April 5, 2023
|
|
Why passing a structure by value is compiled into passing by reference without byval attribute?
|
|
2
|
1274
|
November 28, 2022
|
|
Cross compilation of libcxx for baremetal ARMv7m with hard floating point support
|
|
9
|
2074
|
November 9, 2022
|
|
Why does march=native not work on Apple M1?
|
|
7
|
6093
|
September 27, 2022
|
|
RFC: Removal of armv2/2A/3/3M target options
|
|
2
|
676
|
September 8, 2022
|
|
[AArch64] How to combine a sequence IR cross BasicBlock?
|
|
2
|
464
|
September 7, 2022
|
|
Adding debug info to a raw binary
|
|
1
|
534
|
July 11, 2022
|
|
Clang SME ACLE intrinsics
|
|
1
|
927
|
June 27, 2022
|
|
[AArch64] Is the cost of MSUB instruction is significantly higher than that of the MADD instruction?
|
|
5
|
425
|
June 11, 2022
|
|
Is it time to start upstreaming the CHERI support to LLVM?
|
|
7
|
1680
|
May 9, 2022
|